ARM Cortex-A53

ARM Cortex-A53
Designed by ARM Holdings
Microarchitecture ARMv8-A
Cores 1–4 per cluster
L1 cache 8–64 KB
L2 cache 128 KB–2 MB

The ARM Cortex-A53 is a microarchitecture implementing the ARMv8-A 64-bit instruction set designed by ARM Holdings. The Cortex-A53 is a superscalar processor capable of dual-issuing some instructions.[1] It is available as SIP core to licensees, and is marketed by ARM as either a stand-alone, more energy-efficient alternative to the more powerful Cortex-A57 microarchitecture, or to be used alongside a more powerful microarchitecture in a big.LITTLE configuration.

Overview

See also

References

External links


This article is issued from Wikipedia - version of the 10/5/2016. The text is available under the Creative Commons Attribution/Share Alike but additional terms may apply for the media files.